Catalogue Search | MBRL
Search Results Heading
Explore the vast range of titles available.
MBRLSearchResults
-
DisciplineDiscipline
-
Is Peer ReviewedIs Peer Reviewed
-
Item TypeItem Type
-
SubjectSubject
-
YearFrom:-To:
-
More FiltersMore FiltersSourceLanguage
Done
Filters
Reset
3
result(s) for
"complementary field-effect transistor (CFET)"
Sort by:
A Buried Thermal Rail (BTR) Technology to Improve Electrothermal Characteristics of Complementary Field-Effect Transistor (CFET)
by
Pan, Zhecheng
,
Wu, Chunlei
,
Xu, Min
in
buried power rail (BPR)
,
Buried structures
,
complementary field-effect transistor (CFET)
2023
The complementary field-effect transistor (CFET) with N-type FET (NFET) stacked on P-type FET (PFET) is a promising device structure based on gate-all-around FET (GAAFET). Because of the high-density stacked structure, the self-heating effect (SHE) becomes more and more severe. Buried thermal rail (BTR) technology on top of the buried power rail (BPR) process is proposed to improve heat dissipation. Through a systematical 3D Technology Computer Aided Design (TCAD) simulation, compared to traditional CFET and CFET with BPR only, the thermal resistance (Rth) of CFET can be significantly reduced with BTR technology, while the drive capability is also improved. Furthermore, based on the proposed BTR technology, different power delivery structures of top-VDD–top-VSS (TDTS), bottom-VDD–bottom-VSS (BDBS), and bottom-VDD–top-VSS (BDTS) were investigated in terms of electrothermal and parasitic characteristics. The Rth of the BTR-BDTS structure is decreased by 5% for NFET and 9% for PFET, and the Ion is increased by 2% for NFET and 7% for PFET.
Journal Article
Buried power rail to suppress substrate leakage in complementary field effect transistor (CFET)
by
Jang, Eungyo
,
Shin, Changhwan
,
Lim, Jaehyuk
in
buried power rail (BPR)
,
complementary field-effect transistor (CFET)
,
Design standards
2024
In the pursuit of minimizing the track height in standard cell, a design innovation incorporating complementary field-effect transistors (CFETs) and Buried Power Rail (BPR) technology has been introduced. As the track height in conventional standard cells scales down to 3-track standard cell, the distance in-between the BPR metal and the bottom parasitic channel is required to be 13 nm or narrower. Consequently, a strong lateral electric-field, induced by the BPR, is applied to the substrate parasitic channel, resulting in a substrate leakage current. To address this issue, various materials for barrier/liner in the BPR structure are explored and evaluated using TCAD simulation. It turned out that the BPR-induced field effect was suppressed as the dielectric constant of the barrier material and the work function of TiN liner decreased. The proposed BPR structure demonstrates the potential to mitigate device leakage current without increasing the doping concentration in substrate.
Journal Article
Threshold Voltage Adjustment by Varying Ge Content in SiGe p-Channel for Single Metal Shared Gate Complementary FET (CFET)
by
Yao, Yi-Ju
,
Lin, Shan-Wen
,
Sun, Chong-Jhe
in
Analysis
,
CMOS inverter
,
complementary FET (CFET)
2022
We have demonstrated the method of threshold voltage (VT) adjustment by controlling Ge content in the SiGe p-channel of N1 complementary field-effect transistor (CFET) for conquering the work function metal (WFM) filling issue on highly scaled MOSFET. Single WFM shared gate N1 CFET was used to study and emphasize the VT tunability of the proposed Ge content method. The result reveals that the Ge mole fraction influences VTP of 5 mV/Ge%, and a close result can also be obtained from the energy band configuration of Si1-xGex. Additionally, the single WFM shared gate N1 CFET inverter with VT adjusted by the Ge content method presents a well-designed voltage transfer curve, and its inverter transient response is also presented. Furthermore, the designed CFET inverter is used to construct a well-behaved 6T-SRAM with a large SNM of ~120 mV at VDD of 0.5 V.
Journal Article