Asset Details
MbrlCatalogueTitleDetail
Do you wish to reserve the book?
A Highly Pipelined and Highly Parallel VLSI Architecture of CABAC Encoder for UHDTV Applications
by
Fu, Chen
, Sun, Heming
, Zhou, Jinjia
, Zhang, Zhiqiang
in
Architecture
/ Coding standards
/ Compatible hardware
/ context adaptive binary arithmetic coding (CABAC)
/ Critical path
/ Design
/ Efficiency
/ entropy coding
/ hardware design
/ high efficiency video coding (HEVC)
/ Image coding
/ Internet of Things
/ Methods
/ Pipe lines
/ Very-large-scale integration
/ video coding
2023
Hey, we have placed the reservation for you!
By the way, why not check out events that you can attend while you pick your title.
You are currently in the queue to collect this book. You will be notified once it is your turn to collect the book.
Oops! Something went wrong.
Looks like we were not able to place the reservation. Kindly try again later.
Are you sure you want to remove the book from the shelf?
A Highly Pipelined and Highly Parallel VLSI Architecture of CABAC Encoder for UHDTV Applications
by
Fu, Chen
, Sun, Heming
, Zhou, Jinjia
, Zhang, Zhiqiang
in
Architecture
/ Coding standards
/ Compatible hardware
/ context adaptive binary arithmetic coding (CABAC)
/ Critical path
/ Design
/ Efficiency
/ entropy coding
/ hardware design
/ high efficiency video coding (HEVC)
/ Image coding
/ Internet of Things
/ Methods
/ Pipe lines
/ Very-large-scale integration
/ video coding
2023
Oops! Something went wrong.
While trying to remove the title from your shelf something went wrong :( Kindly try again later!
Do you wish to request the book?
A Highly Pipelined and Highly Parallel VLSI Architecture of CABAC Encoder for UHDTV Applications
by
Fu, Chen
, Sun, Heming
, Zhou, Jinjia
, Zhang, Zhiqiang
in
Architecture
/ Coding standards
/ Compatible hardware
/ context adaptive binary arithmetic coding (CABAC)
/ Critical path
/ Design
/ Efficiency
/ entropy coding
/ hardware design
/ high efficiency video coding (HEVC)
/ Image coding
/ Internet of Things
/ Methods
/ Pipe lines
/ Very-large-scale integration
/ video coding
2023
Please be aware that the book you have requested cannot be checked out. If you would like to checkout this book, you can reserve another copy
We have requested the book for you!
Your request is successful and it will be processed during the Library working hours. Please check the status of your request in My Requests.
Oops! Something went wrong.
Looks like we were not able to place your request. Kindly try again later.
A Highly Pipelined and Highly Parallel VLSI Architecture of CABAC Encoder for UHDTV Applications
Journal Article
A Highly Pipelined and Highly Parallel VLSI Architecture of CABAC Encoder for UHDTV Applications
2023
Request Book From Autostore
and Choose the Collection Method
Overview
Recently, specifically designed video codecs have been preferred due to the expansion of video data in Internet of Things (IoT) devices. Context Adaptive Binary Arithmetic Coding (CABAC) is the entropy coding module widely used in recent video coding standards such as HEVC/H.265 and VVC/H.266. CABAC is a well known throughput bottleneck due to its strong data dependencies. Because the required context model of the current bin often depends on the results of the previous bin, the context model cannot be prefetched early enough and then results in pipeline stalls. To solve this problem, we propose a prediction-based context model prefetching strategy, effectively eliminating the clock consumption of the contextual model for accessing data in memory. Moreover, we offer multi-result context model update (MCMU) to reduce the critical path delay of context model updates in multi-bin/clock architecture. Furthermore, we apply pre-range update and pre-renormalize techniques to reduce the multiplex BAE’s route delay due to the incomplete reliance on the encoding process. Moreover, to further speed up the processing, we propose to process four regular and several bypass bins in parallel with a variable bypass bin incorporation (VBBI) technique. Finally, a quad-loop cache is developed to improve the compatibility of data interactions between the entropy encoder and other video encoder modules. As a result, the pipeline architecture based on the context model prefetching strategy can remove up to 45.66% of the coding time due to stalls of the regular bin, and the parallel architecture can also save 29.25% of the coding time due to model update on average under the condition that the Quantization Parameter (QP) is equal to 22. At the same time, the throughput of our proposed parallel architecture can reach 2191 Mbin/s, which is sufficient to meet the requirements of 8 K Ultra High Definition Television (UHDTV). Additionally, the hardware efficiency (Mbins/s per k gates) of the proposed architecture is higher than that of existing advanced pipeline and parallel architectures.
Publisher
MDPI AG,MDPI
This website uses cookies to ensure you get the best experience on our website.