Asset Details
MbrlCatalogueTitleDetail
Do you wish to reserve the book?
FPIM: Field-Programmable Ising Machines for Solving SAT
by
Roychowdhury, Jaijeet
, Jagielski, Thomas
, Manohar, Rajit
in
Analog circuits
/ Benchmarks
/ Combinatorial analysis
/ Equivalent circuits
/ Ising model
/ Logic circuits
/ Logic synthesis
/ Optimization
/ Problem solving
/ Topology
2023
Hey, we have placed the reservation for you!
By the way, why not check out events that you can attend while you pick your title.
You are currently in the queue to collect this book. You will be notified once it is your turn to collect the book.
Oops! Something went wrong.
Looks like we were not able to place the reservation. Kindly try again later.
Are you sure you want to remove the book from the shelf?
Oops! Something went wrong.
While trying to remove the title from your shelf something went wrong :( Kindly try again later!
Do you wish to request the book?
FPIM: Field-Programmable Ising Machines for Solving SAT
by
Roychowdhury, Jaijeet
, Jagielski, Thomas
, Manohar, Rajit
in
Analog circuits
/ Benchmarks
/ Combinatorial analysis
/ Equivalent circuits
/ Ising model
/ Logic circuits
/ Logic synthesis
/ Optimization
/ Problem solving
/ Topology
2023
Please be aware that the book you have requested cannot be checked out. If you would like to checkout this book, you can reserve another copy
We have requested the book for you!
Your request is successful and it will be processed during the Library working hours. Please check the status of your request in My Requests.
Oops! Something went wrong.
Looks like we were not able to place your request. Kindly try again later.
Paper
FPIM: Field-Programmable Ising Machines for Solving SAT
2023
Request Book From Autostore
and Choose the Collection Method
Overview
On-chip analog Ising Machines (IMs) are a promising means to solve difficult combinatorial optimization problems. For scalable on-chip realizations to be practical, 1) the problem should map scalably to Ising form, 2) interconnectivity between spins should be sparse, 3) the number of bits of coupling resolution (BCR) needed for programming interconnection weights should be small, and 4) the chip should be capable of solving problems with different connection topologies. We explore these issues for the SATisfiability problem and devise FPIM, a reconfigurable on-chip analog Ising machine scheme well suited for SAT. To map SAT problems onto FPIMs, we leverage Boolean logic synthesis as a first step, but replace synthesized logic gates with Ising equivalent circuits whose analog dynamics solve SAT by minimizing the Ising Hamiltonian. We apply our approach to 2000 benchmark problems from SATLIB,demonstrating excellent scaling, together with low sparsity and low BCR that are independent of problem scale. Placement/routing reveals a very feasible requirement of less than 10 routing tracks to implement all the benchmarks, translating to an area requirement of about 10mm^2 for a programmable 1000-spin FPIM in 65nm technology.
Publisher
Cornell University Library, arXiv.org
This website uses cookies to ensure you get the best experience on our website.