Asset Details
MbrlCatalogueTitleDetail
Do you wish to reserve the book?
Fast and low‐power leading‐one detectors for energy‐efficient logarithmic computing
by
Cockburn, Bruce F
, Ansari, Mohammad Saeed
, Gandhi, Shyama
, Han, Jie
in
Accuracy
/ Approximation
/ Cost control
/ Design
/ Number systems
2021
Hey, we have placed the reservation for you!
By the way, why not check out events that you can attend while you pick your title.
You are currently in the queue to collect this book. You will be notified once it is your turn to collect the book.
Oops! Something went wrong.
Looks like we were not able to place the reservation. Kindly try again later.
Are you sure you want to remove the book from the shelf?
Oops! Something went wrong.
While trying to remove the title from your shelf something went wrong :( Kindly try again later!
Do you wish to request the book?
Fast and low‐power leading‐one detectors for energy‐efficient logarithmic computing
by
Cockburn, Bruce F
, Ansari, Mohammad Saeed
, Gandhi, Shyama
, Han, Jie
in
Accuracy
/ Approximation
/ Cost control
/ Design
/ Number systems
2021
Please be aware that the book you have requested cannot be checked out. If you would like to checkout this book, you can reserve another copy
We have requested the book for you!
Your request is successful and it will be processed during the Library working hours. Please check the status of your request in My Requests.
Oops! Something went wrong.
Looks like we were not able to place your request. Kindly try again later.
Fast and low‐power leading‐one detectors for energy‐efficient logarithmic computing
Journal Article
Fast and low‐power leading‐one detectors for energy‐efficient logarithmic computing
2021
Request Book From Autostore
and Choose the Collection Method
Overview
The logarithmic number system (LNS) can be used to simplify the computation of arithmetic functions, such as multiplication. This article proposes three leading‐one detectors (LODs) to speed up the binary logarithm calculation in the LNS. The first LOD (LOD I) uses a single fixed value to approximate the d least significant bits (LSBs) in the outputs of the LOD. The second design (LOD II) partitions the d LSBs into smaller fields and uses a multiplexer to select the closest approximation to the exact value. These two LODs help with error cancellation as they introduce signed errors for inputs N < 2d. Additionally, a scaling scheme is proposed that scales up the input N < 2d to avoid large approximation errors. Finally, an improved exact LOD (LOD III) is proposed that only passes half of the input N to the LOD; the more significant half is passed if there is at least one ‘1’ in that half; otherwise, the less significant half is passed. Our simulation results show that the 32‐bit LOD III can be up to 2.8× more energy‐efficient than existing designs in the literature. The Mitchell logarithmic multiplier and a neural network are considered to further illustrate the practicality of the proposed designs.
Publisher
John Wiley & Sons, Inc
Subject
MBRLCatalogueRelatedBooks
This website uses cookies to ensure you get the best experience on our website.