Asset Details
MbrlCatalogueTitleDetail
Do you wish to reserve the book?
Design and implementation of a Low power Adder Circuit Using LECTOR Technique
by
Sai Surendra, CA
, Yashwanth, N
in
Adding circuits
/ Batteries
/ Circuit design
/ Circuits
/ CMOS
/ Design optimization
/ Energy consumption
/ Energy dissipation
/ Leakage
/ LECTOR
/ Pass Transistor logic
/ Physics
/ Power consumption
/ Power control
/ Power management
/ Pull down network
/ Pull up network
/ Transistors
2023
Hey, we have placed the reservation for you!
By the way, why not check out events that you can attend while you pick your title.
You are currently in the queue to collect this book. You will be notified once it is your turn to collect the book.
Oops! Something went wrong.
Looks like we were not able to place the reservation. Kindly try again later.
Are you sure you want to remove the book from the shelf?
Design and implementation of a Low power Adder Circuit Using LECTOR Technique
by
Sai Surendra, CA
, Yashwanth, N
in
Adding circuits
/ Batteries
/ Circuit design
/ Circuits
/ CMOS
/ Design optimization
/ Energy consumption
/ Energy dissipation
/ Leakage
/ LECTOR
/ Pass Transistor logic
/ Physics
/ Power consumption
/ Power control
/ Power management
/ Pull down network
/ Pull up network
/ Transistors
2023
Oops! Something went wrong.
While trying to remove the title from your shelf something went wrong :( Kindly try again later!
Do you wish to request the book?
Design and implementation of a Low power Adder Circuit Using LECTOR Technique
by
Sai Surendra, CA
, Yashwanth, N
in
Adding circuits
/ Batteries
/ Circuit design
/ Circuits
/ CMOS
/ Design optimization
/ Energy consumption
/ Energy dissipation
/ Leakage
/ LECTOR
/ Pass Transistor logic
/ Physics
/ Power consumption
/ Power control
/ Power management
/ Pull down network
/ Pull up network
/ Transistors
2023
Please be aware that the book you have requested cannot be checked out. If you would like to checkout this book, you can reserve another copy
We have requested the book for you!
Your request is successful and it will be processed during the Library working hours. Please check the status of your request in My Requests.
Oops! Something went wrong.
Looks like we were not able to place your request. Kindly try again later.
Design and implementation of a Low power Adder Circuit Using LECTOR Technique
Journal Article
Design and implementation of a Low power Adder Circuit Using LECTOR Technique
2023
Request Book From Autostore
and Choose the Collection Method
Overview
This work implements a 1-bit FA circuit with the CMOS logic with XOR-XNOR combinations. For sum and carry, pass transistors are used to generate the output by combining with XOR, XNOR and CMOS design, and the optimised full adder is implemented with the help of LECTOR technique to control the leakage power. As scaling of CMOS technology has shown improvement in the speed but the leakage power are left to act as major effect. low power VLSI is a new discipline in which high power consumption is becoming an important criteria. But when refers to battery life, high power dissipation is not recommended for device applications. It affects performance, raises cooling expenses, and shortens battery capacity. The switching, dynamic and leakage power changes the inputs significantly. There are several typical reduction strategies available to lower the energy of circuits. By implementing the reduced FA with the leakage power control technique the number of transistors reduced than the normal full adder. The proposed design has static and total power of 5.08nw and 8.33uw for XNOR and for XOR of 12.36nw and 8.56uw. A FA is designed using these technique the obtained results for static and total power are 12.38uw 8.58uw. For the above circuits, a comparison of various static and total power dissipations is conducted. CADENCE-VIRTUOSO is used to simulate circuits using 90nm technology with a 1.2V power supply.
Publisher
IOP Publishing
Subject
This website uses cookies to ensure you get the best experience on our website.