Asset Details
MbrlCatalogueTitleDetail
Do you wish to reserve the book?
A General-Purpose AXI Plug-and-Play Hyperdimensional Computing Accelerator
by
Mastrandrea, Antonio
, Barbirotta, Marcello
, Rosato, Antonello
, Angioli, Marco
, Olivieri, Mauro
, Martino, Rocco
, Pisani, Marco
in
Accuracy
/ Architecture
/ Binary codes
/ Cognition & reasoning
/ Cognitive tasks
/ Computation
/ Embedded systems
/ Energy efficiency
/ Hardware
/ Memory
/ Microprocessors
/ Multilayers
/ Pipelining (computers)
/ Plug & play
/ Reproducibility
/ Similarity measures
/ Software
/ Usability
/ Workloads
2026
Hey, we have placed the reservation for you!
By the way, why not check out events that you can attend while you pick your title.
You are currently in the queue to collect this book. You will be notified once it is your turn to collect the book.
Oops! Something went wrong.
Looks like we were not able to place the reservation. Kindly try again later.
Are you sure you want to remove the book from the shelf?
A General-Purpose AXI Plug-and-Play Hyperdimensional Computing Accelerator
by
Mastrandrea, Antonio
, Barbirotta, Marcello
, Rosato, Antonello
, Angioli, Marco
, Olivieri, Mauro
, Martino, Rocco
, Pisani, Marco
in
Accuracy
/ Architecture
/ Binary codes
/ Cognition & reasoning
/ Cognitive tasks
/ Computation
/ Embedded systems
/ Energy efficiency
/ Hardware
/ Memory
/ Microprocessors
/ Multilayers
/ Pipelining (computers)
/ Plug & play
/ Reproducibility
/ Similarity measures
/ Software
/ Usability
/ Workloads
2026
Oops! Something went wrong.
While trying to remove the title from your shelf something went wrong :( Kindly try again later!
Do you wish to request the book?
A General-Purpose AXI Plug-and-Play Hyperdimensional Computing Accelerator
by
Mastrandrea, Antonio
, Barbirotta, Marcello
, Rosato, Antonello
, Angioli, Marco
, Olivieri, Mauro
, Martino, Rocco
, Pisani, Marco
in
Accuracy
/ Architecture
/ Binary codes
/ Cognition & reasoning
/ Cognitive tasks
/ Computation
/ Embedded systems
/ Energy efficiency
/ Hardware
/ Memory
/ Microprocessors
/ Multilayers
/ Pipelining (computers)
/ Plug & play
/ Reproducibility
/ Similarity measures
/ Software
/ Usability
/ Workloads
2026
Please be aware that the book you have requested cannot be checked out. If you would like to checkout this book, you can reserve another copy
We have requested the book for you!
Your request is successful and it will be processed during the Library working hours. Please check the status of your request in My Requests.
Oops! Something went wrong.
Looks like we were not able to place your request. Kindly try again later.
A General-Purpose AXI Plug-and-Play Hyperdimensional Computing Accelerator
Journal Article
A General-Purpose AXI Plug-and-Play Hyperdimensional Computing Accelerator
2026
Request Book From Autostore
and Choose the Collection Method
Overview
Hyperdimensional Computing (HDC) offers a robust and energy-efficient paradigm for edge intelligence; however, current hardware accelerators are often proprietary, tailored to the target learning task and tightly coupled to specific CPU microarchitectures, limiting portability and adoption. To address this, and democratize the deployment of HDC hardware, we present a general-purpose, plug-and-play accelerator IP that implements the Binary Spatter Code framework as a standalone, host-agnostic module. The design is compliant with the AMBA AXI4 standard and provides an AXI4-Lite control plane and DMA-driven AXI4-Stream datapaths coupled to a banked scratchpad memory. The architecture supports synthesis-time scalability, enabling high-throughput transfers independently of the host processor, while employing microarchitectural optimizations to minimize silicon area. A multi-layer C++ software (GitHub repository commit 3ae3b46) stack running in Linux userspace provides a unified programming model, abstracting low-level hardware interactions and enabling the composition of complex HDC pipelines. Implemented on a Xilinx Zynq XC7Z020 SoC, the accelerator achieves substantial gains over an ARM Cortex-A9 baseline, with primitive-level speedups of up to 431×. On end-to-end classification benchmarks, the system delivers average speedups of 68.45× for training and 93.34× for inference. The complete RTL and software stack are released as open-source hardware to support reproducible research and rapid adoption on heterogeneous SoCs.
Publisher
MDPI AG
Subject
This website uses cookies to ensure you get the best experience on our website.